# 复旦微电子 # FM24C128D 2-Wire Serial EEPROM With Unique ID and Security Sector Data Sheet Feb. 2017 INFORMATION IN THIS DOCUMENT IS INTENDED AS A REFERENCE TO ASSIST OUR CUSTOMERS IN THE SELECTION OF SHANGHAI FUDAN MICROELECTRONICS GROUP CO., LTD PRODUCT BEST SUITED TO THE CUSTOMER'S APPLICATION; THEY DO NOT CONVEY ANY LICENSE UNDER ANY INTELLECTUAL PROPERTY RIGHTS, OR ANY OTHER RIGHTS, BELONGING TO SHANGHAI FUDAN MICROELECTRONICS GROUP CO., LTD OR A THIRD PARTY. WHEN USING THE INFORMATION CONTAINED IN THIS DOCUMENTS, PLEASE BE SURE TO EVALUATE ALL INFORMATION AS A TOTAL SYSTEM BEFORE MAKING A FINAL DECISION ON THE APPLICABILITY OF THE INFORMATION AND PRODUCTS. PURCHASERS ARE SOLELY RESPONSIBLE FOR THE CHOICE, SELECTION AND USE OF THE SHANGHAI FUDAN MICROELECTRONICS GROUP CO., LTD PRODUCTS AND SERVICES DESCRIBED HEREIN, AND SHANGHAI FUDAN MICROELECTRONICS GROUP CO., LTD PRODUCTS AND SERVICES DESCRIBED HEREIN. UNLESS EXPRESSLY APPROVED IN WRITING BY AN AUTHORIZED SHANGHAI FUDAN MICROELECTRONICS GROUP CO., LTD PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. FUTURE ROUTINE REVISIONS WILL OCCUR WHEN APPROPRIATE, WITHOUT NOTICE. CONTACT SHANGHAI FUDAN MICROELECTRONICS GROUP CO., LTD SALES OFFICE TO OBTAIN THE LATEST SPECIFICATIONS AND BEFORE PLACING YOUR PRODUCT ORDER. PLEASE ALSO PAY ATTENTION TO INFORMATION PUBLISHED BY SHANGHAI FUDAN MICROELECTRONICS GROUP CO., LTD BY VARIOUS MEANS, INCLUDING SHANGHAI FUDAN MICROELECTRONICS GROUP CO., LTD HOME PAGE (HTTP://WWW.FMSH.COM/). PLEASE CONTACT SHANGHAI FUDAN MICROELECTRONICS GROUP CO., LTD LOCAL SALES OFFICE FOR THE SPECIFICATION REGARDING THE INFORMATION IN THIS DOCUMENT OR SHANGHAI FUDAN MICROELECTRONICS GROUP CO., LTD PRODUCTS. #### **Trademarks** Shanghai Fudan Microelectronics Group Co., Ltd name and logo, the "复旦" logo are trademarks or registered trademarks of Shanghai Fudan Microelectronics Group Co., Ltd or its subsidiaries in China. Shanghai Fudan Microelectronics Group Co., Ltd, Printed in the China, All Rights Reserved. 上海复旦微电子集团股份有限公司 Data Sheet # **Description** The FM24C128D provides 131,072 bits of serial electrically erasable and programmable read-only memory (EEPROM) organized as 16,384 words of 8 bits each, with 128-bit UID and 64-byte Security Sector. The device's cascadable feature allows up to 8 devices to share a common 2-wire bus. The device is optimized for use in many industrial and commercial applications where low-power and low-voltage operations are essential. #### **Features** - Low Operation Voltage: V<sub>CC</sub> = 1.6V to 5.5V - Internally Organized: 16,384 x 8 - 2-wire Serial Interface - Schmitt Trigger, Filtered Inputs for Noise Suppression - Bi-directional Data Transfer Protocol - 1MHz (2.5V~5.5V) and 400 kHz (1.6V) Compatibility - Write Protect Pin for Hardware Data Protection - 64-Byte Page Write Modes (Partial Page Writes are Allowed) - Lockable 64-Byte Security Sector - 128-Bit Unique ID for each device - Self-timed Write Cycle (5 ms max) - High-reliability - Endurance: 1,000,000 Write Cycles - Data Retention: 40 Years - SOP8, TSSOP8, TDFN8 and Thin 4-ball WLCSP Packages (RoHS Compliant and Halogen-free) # **Absolute Maximum Ratings** | Operating Temperature | -55 ℃ to +125 ℃ | |-------------------------------------------|-----------------| | Storage Temperature | -65 ℃ to +150 ℃ | | Voltage on Any Pin with Respect to Ground | -1.0V to +7.0V | | Maximum Operating Voltage | 6.25V | | DC Output Current | 5.0 mA | \*NOTICE: Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of this specification are not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. # **Packaging Type** Thin 4-ball WLCSP (TOP VIEW) # **Pin Configurations** | Pin Name | Function | |-----------------|--------------------------| | SDA | Serial Data Input/Output | | SCL | Serial Clock Input | | WP | Write Protect | | V <sub>CC</sub> | Power Supply | | GND | Ground | | NC | Not Connect | Figure 1. Block Diagram ### **Pin Description** **SERIAL CLOCK (SCL):** The SCL input is used to positive edge clock data into each EEPROM device and negative edge clock data out of each device. **SERIAL DATA (SDA):** The SDA pin is bi-directional for serial data transfer. This pin is open-drain driven and may be wire-ORed with any number of other open-drain or open-collector devices. WRITE PROTECT (WP): The FM24C128D has a Write Protect pin that provides hardware data protection. The WP pin allows normal write operations when connected to ground (GND). When the Write Protect pin is connected to VCC, all write operations to the memory are inhibited. If the pin is left floating, the WP pin will be internally pulled down to GND if the capacitive coupling to the circuit board Vcc plane is <3pF. If coupling is >3pF, FMSH recommends connecting the WP to GND. Switching WP to VCC prior to a write operation creates a software write protected function. ## **Write Protect Description** | WP Pin Status | Part of the Memory Protected | |--------------------|------------------------------| | WF FIII Status | FM24C128D | | WP=V <sub>CC</sub> | Full Memory | | WP=GND | Normal Read/Write Operations | ### **Memory Organization** **FM24C128D, 128K SERIAL EEPROM:** Internally organized with 256 pages of 64 bytes each, the 128K requires a 14-bit data word address for random word addressing. **Security Sector:** The FM24C128D offers 64-byte Security Sectors which can be written and (later) permanently locked in Read-only mode. This memory may be used by the system manufacturers to store security and other important information separately from the main memory array. **128 bits Unique:** The FM24C128D offers 128-bit Unique ID which can only be read. **Configurable Device Address:** Since there are no A0, A1, A2 pins, FM24C128D provides Configurable Device Address features. When power-on, the device will load the device address Configurations automatically. The CDA contains C0/C1/C2/CX four NVM bits. When CX is set to '1b', the device responds to all device address. Otherwise, the device only responds to the same device address as how C2/C1/C0 is set. The CDA factory default value is '0001b'. **CDA WREN:** FM24C128D offers a volatile register to protect CDA from unexpected write operation. Before writing CDA, the 'CDA WREN' register must be previously set to 1. Because the register will be automatically set to 0 after any read or write operation, the following command must be a 'Write CDA' command. The default value of 'CDA WREN' register after power-on is 0b. | Device ADDR | Dogo ADDD | | Byte Number | · | | | | |-------------|------------------------|--------------------------|----------------------------|---|--|--|--| | Device ADDR | Page ADDR | Page ADDR 63 | | | | | | | | 0 | | | | | | | | | 1 | | | | | | | | 1010 | 2 | Data Memory (256P X 64B) | | | | | | | | | | | | | | | | | 255 | | | | | | | | 1011 | xxxx x00x | | Security Sector (1P X 64B) | | | | | | 1011 | xxxx xxxx <sup>1</sup> | | Security Sector (TP X 64B) | | | | | | 1011 | xxxx x01x | | 128 Bits Unique ID (UID) | | | | | | 1011 | XXXX XXXX <sup>2</sup> | | 120 bits Utilque iD (UID) | | | | | | 1011 | xxxx x10x | | 1 Bit Lock Bit (LB) | | | | | | 1011 | xxxx xxxx <sup>3</sup> | I DIL LOCK DIL (LD) | | | | | | 上海复旦微电子集团股份有限公司 Shanghai Fudan Microelectronics Group Company Limited | Device ADDR | Page ADDR | Byte Number | | | | | | |-------------|-------------------------------------|-----------------------------------|----------|--|--|--|--| | Device ADDR | Page ADDR | 63 | 0 | | | | | | 1011 | xx00 0110<br>1100 1010 <sup>4</sup> | Configurable Device Address (CDA) | | | | | | | 1011 | xx11 1111<br>0011 0101 <sup>5</sup> | | CDA WREN | | | | | Note: 1. Address bits ADDR<10:9> must be 00b, ADDR<5:0> define byte address, other bits are don't care. - 2. Address bits ADDR<10:9> must be 01b, ADDR<3:0> define byte address, other bits are don't care. - 3. Address bits ADDR<10:9> must be 10b, other bits are don't care. - 4. Address bits ADDR<13:0> must be 0001101100101b, other bits are don't care. - 5. Address bits ADDR<13:0> must be 111111001101b, other bits are don't care. ## **Pin Capacitance** | SYMBOL | PARAMETER | CONDITIONS | Max | Units | |-------------------------------|--------------------|--------------------------|-----|-------| | C <sub>IN</sub> <sup>1</sup> | Input Capacitance | $V_{IN} = 0V, f = 1MHz$ | 6 | pF | | C <sub>OUT</sub> <sup>1</sup> | Output Capacitance | $V_{OUT} = 0V, f = 1MHz$ | 8 | pF | Note: 1. This parameter is characterized and is not 100% tested. ### **DC Characteristics** | Symbol | Parameter | Test Condition | Min | Тур | Max | Units | |------------------------------|------------------------|--------------------------------------------|-----------------------|------|-----------------------|-------| | V <sub>CC</sub> | Supply Voltage | | 1.6 | | 5.5 | V | | I <sub>CC1</sub> | Supply Current | $V_{CC}$ = 5.0V, Read at 400KHz | | | 0.5 | mA | | I <sub>CC2</sub> | Supply Current | $V_{CC} = 5.0V$ , Write at 400KHz | | | 3.0 | mA | | I <sub>SB1</sub> | Standby Current | $V_{CC} = 1.6V$ , $V_{IN} = V_{CC}/V_{SS}$ | | | 1.0 | μA | | I <sub>SB2</sub> | Standby Current | $V_{CC} = 5.5V$ , $V_{IN} = V_{CC}/V_{SS}$ | | | 6.0 | μA | | ILI | Input Leakage Current | $V_{IN} = V_{CC}/V_{SS}$ | | 0.1 | 3.0 | μA | | I <sub>LO</sub> | Output Leakage Current | $V_{OUT} = V_{CC}/V_{SS}$ | | 0.05 | 3.0 | μA | | V <sub>IL</sub> <sup>1</sup> | Input Low Level | | -0.6 | | V <sub>CC</sub> x 0.3 | V | | V <sub>IH</sub> <sup>1</sup> | Input High Level | | V <sub>CC</sub> x 0.7 | | $V_{CC} + 0.5$ | V | | $V_{OL2}$ | Output Low Level 2 | $V_{CC} = 3.0V$ , $I_{OL} = 2.1$ mA | | | 0.4 | V | | V <sub>OL1</sub> | Output Low Level 1 | $V_{CC} = 1.6V$ , $I_{OL} = 0.15$ mA | | | 0.2 | V | Note: 1. $V_{IL}$ min and $V_{IH}$ max are reference only and are not tested. #### **AC Characteristics** #### 400 kHz AC characteristics Recommended operating conditions: $T_A = -40 \, ^{\circ}\text{C}$ to +85 $^{\circ}\text{C}$ , $V_{CC} = +1.6 \text{V}$ to +5.5V, $CL = 100 \, \text{pF}$ (unless otherwise noted). Test conditions are listed in Note 2. | Symbol | Parameter | Min | Max | Units | |---------------------|---------------------------------------------------------------|-----------|-----|-----------------| | $f_{SCL}$ | Clock Frequency, SCL | | 400 | kHz | | $t_{LOW}$ | Clock Pulse Width Low | 1.3 | | μs | | t <sub>HIGH</sub> | Clock Pulse Width High | 0.6 | | μs | | t <sub>l</sub> 1 | Noise Suppression Time | | 80 | ns | | t <sub>AA</sub> | Clock Low to Data Out Valid | 0.1 | 0.9 | μs | | t <sub>BUF</sub> 1 | Time the bus must be free before a new transmission can Start | 1.3 | | μs | | t <sub>HD.STA</sub> | Start Hold Time | 0.6 | | μs | | t <sub>SU.STA</sub> | Start Setup Time | 0.6 | | μs | | t <sub>HD.DAT</sub> | Data In Hold Time | 0 | | μs | | t <sub>SU.DAT</sub> | Data In Setup Time | 100 | | ns | | $t_R$ | Inputs Rise Time <sup>1</sup> | | 300 | ns | | t <sub>F</sub> | Inputs Fall Time <sup>1</sup> | | 300 | ns | | t <sub>SU.STO</sub> | Stop Setup Time | 0.6 | | μs | | t <sub>DH</sub> | Data Out Hold Time | 100 | | ns | | $t_WR$ | Write Cycle Time | | 5 | ms | | Endurance 1 | 3.3V, 25 ℃, Page Mode | 1,000,000 | | Write<br>Cycles | #### 1 MHz AC characteristics Recommended operating conditions: $T_A = -40 \, ^{\circ} \text{C}$ to +85 $^{\circ} \text{C}$ , $V_{CC} = +2.5 \text{V}$ to +5.5V, $CL = 100 \, \text{pF}$ (unless otherwise noted). Test conditions are listed in Note 2. | Symbol | Parameter | Min | Max | Units | |---------------------|---------------------------------------------------------------|-------|-----------|-------| | f <sub>SCL</sub> | Clock Frequency, SCL | | 1 | MHz | | t <sub>LOW</sub> | Clock Pulse Width Low | 500 | | ns | | t <sub>HIGH</sub> | Clock Pulse Width High | 320 | | ns | | t <sub>i</sub> 1 | Noise Suppression Time | | 80 | ns | | t <sub>AA</sub> | Clock Low to Data Out Valid | | 450 | ns | | t <sub>BUF</sub> 1 | Time the bus must be free before a new transmission can Start | 500 | | ns | | t <sub>HD.STA</sub> | Start Hold Time | 250 | | ns | | t <sub>SU.STA</sub> | Start Setup Time | 250 | | ns | | t <sub>HD.DAT</sub> | Data In Hold Time | 0 | | ns | | t <sub>SU.DAT</sub> | Data In Setup Time | 50 | | ns | | $t_R$ | Inputs Rise Time <sup>1</sup> | | 120 | ns | | $t_{F}$ | Inputs Fall Time <sup>1</sup> | | 120 | ns | | t <sub>su.sto</sub> | Stop Setup Time | 250 | | ns | | t <sub>DH</sub> | Data Out Hold Time | 100 | | ns | | $t_{WR}$ | Write Cycle Time | | 5 | ms | | Endurance 1 | 3.3V, 25 ℃, Page Mode | 1,000 | 1,000,000 | | Notes: 1. This parameter is characterized and is not 100% tested. 2. AC measurement conditions: RL (connects to $V_{CC}$ ): 1.3 $k\Omega$ Input pulse voltages: 0.3 $V_{CC}$ to 0.7 $V_{CC}$ Input rise and fall times: ≤ 50 ns Input and output timing reference voltages: 0.5 V<sub>CC</sub> ### **Device Operation** **CLOCK and DATA TRANSITIONS:** The SDA pin is normally pulled high with an external device. Data on the SDA pin may change only during SCL low time periods (refer to Figure 4). Data changes during SCL high periods will indicate a start or stop condition as defined below. **START CONDITION:** A high-to-low transition of SDA with SCL high is a start condition which must precede any other command (refer to Figure 5). **STOP CONDITION:** A low-to-high transition of SDA with SCL high is a stop condition. After a read sequence, the stop command will place the EEPROM in a standby power mode (refer to Figure 5). **ACKNOWLEDGE:** All address and data words are serially transmitted to and from the EEPROM in 8-bit words. The EEPROM sends a zero during the ninth clock cycle to acknowledge that it has received each word. **STANDBY MODE:** The FM24C128D features a low-power standby mode which is enabled: (a) upon power-up and (b) after the receipt of the stop bit and the completion of any internal operations. **Memory RESET:** After an interruption in protocol, power loss or system reset, any 2-wire part can be reset in following these steps: - 1. Clock up to 9 Cycles, - 2. Look for SDA high in each cycle while SCL is high and then, - 3. Create a start condition as SDA is high. # **Bus Timing** Figure 2. SCL: Serial Clock, SDA: Serial Data I/O # **Write Cycle Timing** Figure 3. SCL: Serial Clock, SDA: Serial Data I/O Note: 1. The write cycle time $t_{WR}$ is the time from a valid stop condition of a write sequence to the end of the internal clear/write cycle. Figure 4. Data Validity Figure 5. Start and Stop Definition Figure 6. Output Acknowledge # **Device Addressing** **Data Memory Access:** The 128K EEPROM device requires a 8-bit device address word following a start condition to enable the chip for a read or write operation (refer to Table 1~3). The device address word consists of a mandatory '1010'(Ah) sequence for the first four most significant bits as shown in Table 1. This is common to all the EEPROM devices. When CX is set to '0b', the 128K EEPROM uses the three device address bits C2, C1, C0 to allow as many as eight devices on the same bus. These bits must compare to C0/C1/C2 bits in Configurable Device Address, refer to 'Memory Organization'. When CX is set to '1b', the device responds to any device address, thus only one device is allowed on each bus. The eighth bit of the device address is the read/write operation select bit. A read operation is initiated if this bit is high and a write operation is initiated if this bit is low. Upon a compare of the device address, the EEPROM will output a zero. If a compare is not made, the device will return to a standby state. **Unique ID Access:** The FM24C128D utilizes a separate memory block containing a factory programmed 128-bit unique ID. Access to this memory location is obtained by beginning the device address word with a '1011'(Bh) sequence (refer to Table 1). The behavior of the next three bits (C2, C1 and C0) remains the same as during a standard memory addressing sequence. The eighth bit of the device address needs be set to a one to read the Serial Number. Writing or altering the 128-bit unique ID is not possible. For more details on accessing this special feature, See read operations on page 14. **Security Sector Access:** The FM24C128D offers 64-byte Security Sector which can be written and (later) permanently locked in Read-only mode. Access to this memory location is obtained by beginning the device address word with a '1011b'(Bh) sequence (refer to Table 1). The behavior of the next three bits (C2, C1 and C0) remains the same as during a standard memory addressing sequence. The eighth bit of the device address is the read/write operation select bit. A read operation is initiated if this bit is high and a write operation is initiated if this bit is low. For more details on accessing this special feature, See Write Operations and Read Operations on page 13,14. **NOISE PROTECTION:** Special internal circuitry placed on the SDA and SCL pins prevent small noise spikes from activating the device. **DATA SECURITY:** The Device has a hardware data protection scheme that allows the user to write protect the entire memory when the WP pin is at $V_{CC}$ . **Table 1. Device Address** | Access Area | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | |-------------------------------------|------|------|------|------|------|------|------|------| | Data Memory | 1 | 0 | 1 | 0 | C2 | C1 | C0 | R/W | | Security Sector | 1 | 0 | 1 | 1 | C2 | C1 | C0 | R/W | | Security Sector Lock Bit | 1 | 0 | 1 | 1 | C2 | C1 | C0 | R/W | | Unique ID Number | 1 | 0 | 1 | 1 | C2 | C1 | C0 | 1 | | Configurable Device<br>Address(CDA) | 1 | 0 | 1 | 1 | C2 | C1 | C0 | R/W | | CDA WREN | 1 | 0 | 1 | 1 | C2 | C1 | C0 | 0 | MSB **Table 2. First Word Address** | Access Area | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | |--------------------------------|------|------|------|------|------|------|------|------| | Data Memory | Х | Х | A13 | A12 | A11 | A10 | A9 | A8 | | Security Sector | Х | Х | Х | Х | Х | 0 | 0 | Х | | Security Sector Lock Bit | Х | Х | Х | Х | Х | 1 | 0 | X | | Unique ID Number | Х | Х | Х | Х | Х | 0 | 1 | Х | | Configurable Device<br>Address | х | х | 0 | 0 | 0 | 1 | 1 | 0 | | CDA WREN | Х | Х | 1 | 1 | 1 | 1 | 1 | 1 | MSB LSB **NOTE**: x = Don't care bit. **Table 3. Second Word Address** | Access Area | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | |--------------------------------|------|------|------|------|------|------|------|------| | Data Memory | A7 | A6 | A5 | A4 | A3 | A2 | A1 | A0 | | Security Sector | Х | Х | A5 | A4 | A3 | A2 | A1 | A0 | | Security Sector Lock Bit | Х | Х | Х | Х | Х | Х | Х | Х | | Unique ID Number | Х | Х | Х | Х | 0 | 0 | 0 | 0 | | Configurable Device<br>Address | 1 | 1 | 0 | 0 | 1 | 0 | 1 | 0 | | CDA WREN | 0 | 0 | 1 | 1 | 0 | 1 | 0 | 1 | MSB LSB **NOTE**: x = Don't care bit. # **Write Operations** BYTE WRITE: A write operation requires two 8-bit data word address following the device address word and acknowledgment. Upon receipt of this address, the EEPROM will again respond with a zero and then clock in the first 8-bit data word. Following receipt of the 8-bit data word, the EEPROM will output a zero and the addressing device, such as a microcontroller, must terminate the write sequence with a stop condition. At this time the EEPROM enters an internally-timed write cycle, t<sub>WR</sub>, to the nonvolatile memory. All inputs are disabled during this write cycle and the EEPROM will not respond until the write is complete (see Figure 7 on page 15). PAGE WRITE: The 128K EEPROM is capable of 64-byte page writes. A page write is initiated the same way as a byte write, but the microcontroller does not send a stop condition after the first data word is clocked in. Instead, after the EEPROM acknowledges receipt of the first data word, the microcontroller can transmit up to 63 more data words. The EEPROM will respond with a zero after each data word received. The microcontroller must terminate the page write sequence with a stop condition (see Figure 8 on page 15). The data word address lower six bits are internally incremented following the receipt of each data word. The higher data word address bits are not incremented, retaining the memory page row location. When the word address, internally generated, reaches the page boundary, the following byte is placed at the beginning of the same page. If more than 64 data words are transmitted to the EEPROM, the data word address will "roll over" and previous data will be overwritten. ACKNOWLEDGE POLLING: Once the internally timed write cycle has started and the EEPROM inputs are disabled, acknowledge polling can be initiated. This involves sending a start condition followed by the device address word. The read/write bit is representative of the operation desired. Only if the internal write cycle has completed will the EEPROM respond with a zero allowing the read or write sequence to continue. WRITE SECURITY SECTOR: Write the Security Sector is similar to the page write but requires use of device address, and the special word address seen in Table 1 on page 12. The higher address bits ADDR<13:6> are don't care except for address bits ADDR<10:9>, which must be equal to '00b'. Lower address bits ADDR<5:0> define the byte address inside the Security Sector (see Figure 12 on page 16). If the Security Sector is locked, the data bytes transferred during the Write Security Sector operation are not acknowledged (NoAck). **LOCK SECURITY SECTOR:** Lock the Security Sector is similar to the byte write but requires use of device address, and special word address seen in Table 1 on page 12. The word address bits ADDR<10:9> must be '10b', all other word address bits are don't care. The data byte must be equal to the binary value xxxx xx1x(see **Figure 14** on page 17). If the Security Sector is locked, the data bytes transferred during the Lock Security Sector operation are not acknowledged (NoAck). WRITE CDA: Before writing CDA, a previously 'Write CDA WREN' command must be performed. Write the Configurable Device Address is similar to the page write but requires use of device address, and the special word address seen in Table 1 on page 12. The word address bits ADDR<13:0> must be 00011011001010b, all other word address bits are don't care. The data byte must be equal to the binary value 'C2C1C0CX xxxx. WRITE CDA WREN: Write the 'CDA WREN' register is similar to the page write but requires use of device address, and the special word address seen in Table 1 on page 12. The word address bits ADDR<13:0> must be 11111100110101b, all other word address bits are don't care. After the word address bytes, the register will be set and will be cleared after next command. That is, a following WRITE CDA command should be performed. For CDA WREN is a volatile register, no write cycle time or acknowledge polling is needed in this command. ### **Read Operations** Read operations are initiated the same way as write operations with the exception that the read/write select bit in the device address word is set to one. **CURRENT ADDRESS READ:** The internal data word address counter maintains the last address accessed during the last read or write operation, incremented by one. This address stays valid between operations as long as the chip power is maintained. The address "roll over" during read is from the last byte of the last memory page to the first byte of the first page. The address "roll over" during write is from the last byte of the current page to the first byte of the same page. Once the device address with the read/write select bit set to one is clocked in and acknowledged by the EEPROM, the current address data word is serially clocked out. The microcontroller does not respond with an input zero but does generate a following stop condition (see **Figure 9** on page 15). **RANDOM READ:** A random read requires a "dummy" byte write sequence to load in the data word address. Once the device address word and data word address are clocked in and acknowledged by the EEPROM, the microcontroller must generate another start condition. The microcontroller now initiates a current address read by sending a device address with the select bit high. The read/write **EEPROM** acknowledges the device address and serially clocks out the data word. The microcontroller does not respond with a zero but does generate a following stop condition (see Figure 10 on page 16). **SEQUENTIAL READ:** Sequential reads are initiated by either a current address read or a random address read. After the microcontroller receives a data word, it responds with an acknowledge. As long as the EEPROM receives an acknowledge, it will continue to increment the data word address and serially clock out sequential data words. When the memory address limit is reached, the data word address will "roll over" and the sequential read will continue. The sequential read operation is terminated when the microcontroller does not respond with a zero but does generate a following stop condition (see **Figure 11** on page 16) UNIQUE ID READ: Reading the serial number is similar to the sequential read but requires use of the device address, a dummy write, and the use of specific word address seen in Table 1 on page 12. The higher address bits ADDR<13:4> are don't care except for address bits ADDR<10:9>, which must be equal to '01b'. Lower address bits ADDR<3:0> define the byte address inside the UID. If the application desires to read the first byte of the UID, the lower address bits 上海复旦微电子集团股份有限公司 ADDR<3:0> would need to be '0000b'. When the end of the 128-bit UID number is reached (16 bytes of data), the data word address will roll-over back to the beginning of the 128-bit UID number. The Unique ID Read operation is terminated when the microcontroller does not respond with a zero (ACK) and instead issues a Stop condition (see **Figure 16** on page 18). **READ SECURITY SECTOR:** Read the Security Sector is similar to the random read but requires use of device address, a dummy write, and the use of specific word address seen in Table 1 on page 12. The higher address bits ADDR<13:6> are don't care except for address bits ADDR<10:9>, which must be equal to '00b'. The lower address bits ADDR<5:0> define the byte address inside the Security Sector. The internal byte address is automatically incremented to the next byte address after each byte of data is clocked out. When the last byte (1Fh) is reached, it will roll over to 00h, the first byte of the Security Sector, and continue to increment. (see **Figure 13** on page 17). **READ LOCK STATUS:** There are two ways to check the lock status of the Security Sector. 1. The first way is initiated by a Security Sector Write, the EEPROM will acknowledge if the Security Sector is unlocked, while it will not acknowledge if the Security Sector is locked. Once the acknowledge bit is read, it is recommended to generate a Start condition followed by a Stop condition, so that: - Start: the truncated command is not executed because the Start condition resets the device internal logic - Stop: the device is then set back into Standby mode by the Stop condition. - 2. The second way is initiated by a Lock Status Read. Lock Status Read is similar to the random read but requires use of device address seen in Table 1 on page 12, a dummy write, and the use of specific word address. The address bits ADDR<10:9> must be '10b', all other address bits are Don't Care. The Lock bit is the BIT1 of the byte read on SDA. It is at "1" when the lock is active and at "0" when the lock is not active. The same data is shifted out repeatedly until the microcontroller does not respond with a zero but does generate a following stop condition (see **Figure 15** on page 18). **READ CDA** Read CDA operation is similar to the random read but requires use of device address, a dummy write, and specific word address. The word address bits ADDR<13:0> must be '000110, 1100, 1010b', all other word address bits are don't care. The CDA is the BIT7~BIT4 of the byte read on SDA, other bits are '1b'. The internal byte address is not automatically incremented, so the same data is shifted out repeatedly until the microcontroller does not respond with a zero but does generate a following stop condition Figure 7. Byte Write Figure 8. Page Write Figure 9. Current Address Read Figure 10. Random Read Figure 11. Sequential Read Figure 12. Write Security Sector Figure 13. Read Security Sector Figure 14. Lock Security Sector Figure 15. Read Lock Status Figure 17. Write CDA Figure 18. Read CDA Figure 19. Write CDA WREN ## **Ordering Information** AX=The CDA factory default value is '0001b', and device can responds to all device address #### Note: - 1. For SO, TS, DN package, MSL1 package are available, for detail please contact local sales office. For WLCSP package please contact local sales office. - 2. For Thinner package please contact local sales office. - 3. For SO, TS and DN package: G class only. - 4. For other configuration, please contact local sales office. # **Part Marking Scheme** #### SOP8 #### TSSOP8 ### TDFN8 (2x3mm) # **Packaging Information** # SOP8 | Symbol | MIN | MAX | |--------|------------|-------| | Α | 1.350 | 1.750 | | A1 | 0.050 | 0.250 | | b | 0.330 | 0.510 | | С | 0.150 | 0.260 | | D | 4.700 | 5.150 | | E1 | 3.700 | 4.100 | | E | 5.800 | 6.200 | | е | 1.270(BSC) | | | L | 0.400 | 1.270 | | θ | 0° | 8° | NOTE: 1. Dimensions are in Millimeters. ### TSSOP8 | Symbol | MIN | MAX | |--------|-------------|-------| | D | 2.900 | 3.100 | | E1 | 4.300 | 4.500 | | b | 0.190 | 0.300 | | С | 0.090 | 0.200 | | E | 6.200 | 6.600 | | Α | | 1.200 | | A1 | 0.050 | 0.150 | | е | 0.650 (BSC) | | | L | 0.450 | 0.750 | | θ | 0° | 8° | NOTE: 1. Dimensions are in Millimeters. # TDFN8 (2x3mm) **Top View** **Bottom View** **Side View** | Symbol | MIN | MAX | |--------|------------|-------| | Α | 0.700 | 0.800 | | A1 | 0.000 | 0.050 | | D | 1.900 | 2.100 | | E | 2.900 | 3.100 | | D2 | 1.400 | 1.600 | | E2 | 1.400 | 1.700 | | k | 0.150(MIN) | | | b | 0.200 | 0.300 | | е | 0.500(TYP) | | | L | 0.200 | 0.500 | ### NOTE: 1. Dimensions are in Millimeters. # **Revision History** | Version | Publication date | Pages | Revise Description | |-------------|------------------|-------|---------------------------------------------------------------------------------------------------------------------------| | Preliminary | Apr. 2016 | 26 | Initial document Release. | | 0.1 | Feb. 2017 | 26 | <ol> <li>Update the address of CDA WREN register in write operations.</li> <li>Updated the DC characteristics.</li> </ol> | | | | | | | | | | | #### Sales and Service #### Shanghai Fudan Microelectronics Group Co., Ltd. Address: Bldg No. 4, 127 Guotai Rd, Shanghai City China. Postcode: 200433 Tel: (86-021) 6565 5050 Fax: (86-021) 6565 9115 #### Shanghai Fudan Microelectronics (HK) Co., Ltd. Address: Unit 506, 5/F., East Ocean Centre, 98 Granville Road, Tsimshatsui East, Kowloon, Hong Kong Tel: (852) 2116 3288 2116 3338 Fax: (852) 2116 0882 #### **Beijing Office** Address: Room 423, Bldg B, Gehua Building, 1 QingLong Hutong, Dongzhimen Alley north Street, Dongcheng District, Beijing City, China. Postcode: 100007 Tel: (86-010) 8418 6608 Fax: (86-010) 8418 6211 #### **Shenzhen Office** Address: Room.1301, Century Bldg, No. 4002, Shengtingyuan Hotel, Huaqiang Rd (North), Shenzhen City, China. Postcode: 518028 Tel: (86-0755) 8335 0911 8335 1011 8335 2011 8335 0611 Fax: (86-0755) 8335 9011 # **Shanghai Fudan Microelectronics (HK) Ltd Taiwan** Representative Office Address: Unit 1225, 12F., No 252, Sec.1 Neihu Rd., Neihu Dist., Taipei City 114, Taiwan Tel: (886-2) 7721 1889 Fax: (886-2) 7722 3888 # Shanghai Fudan Microelectronics (HK) Ltd Singapore Representative Office Address: 237, Alexandra Road, #07-01 The Alexcier, Singapore 159929 Tel: (65) 6472 3688 Fax: (65) 6472 3669 # Shanghai Fudan Microelectronics Group Co., Ltd NA Office Address: 2490 W. Ray Road Suite#2 Chandler, AZ 85224 USA Tel: (480) 857-6500 ext 18 Web Site: http://www.fmsh.com/