# High Efficiency Synchronous Boost Convertor

### **General Description**

Sem

The LP6255 is a Synchronous current mode boost DC-DC converter with external N-channel MOSFET for large power output. Programmable high switching frequency allows wide application range and easy setting with a few capacitors or resistors. Its error amplifier is connected to an internal 1.31V precision reference voltage. Current mode control and external compensation network make it easy and flexible to stabilize the system.

LowPowerSemi 微源半導體

## **Order Information**



- ♦ Battery products
- ♦ Host OTG
- ♦ Audio power
- ♦ Electronic cigarette

### **Pin Configurations**



### **Features**

- High efficiency with low R<sub>DS(ON)</sub> MOS
- Adaptive Dead time Control
- Optional Diode Emulation Mode
- Programmable Over Input current Protection
- Over Temperature Protection
- Programmable frequency switching
- 1.31V Reference voltage for setting output voltage
- Available in TQFN-20 3×3mm

### **Marking Information**

| Device                                                  | Marking | Package | Shipping |
|---------------------------------------------------------|---------|---------|----------|
| LP6255QVF                                               | LPS     | QFN-20  | 3K/REEL  |
|                                                         | LP6255  |         |          |
| 计 240 注                                                 | YWX     | 三日曲     |          |
| Marking indication:                                     |         |         |          |
| Y:Production year W:Production week X:Production batch. |         |         |          |

# **Typical Application Circuit**





# **Functional Pin Description**

| Pin  | Name | Description                                                                                           |
|------|------|-------------------------------------------------------------------------------------------------------|
| 1    | COMP | Compensation pin. The loop compensation network should be connected between this pin                  |
|      |      | and the GND pin.                                                                                      |
| 2    | FB   | Feedback input. Connect to an external resistive voltage divider from the output to FB to set         |
| 2    |      | the output voltage. The pin is 1.31V. $V_{OUT}$ =1.31×( $R_1/R_2$ +1)V.                               |
| 3    | SLP  | Slope compensation is programmed by an external resistor between SLP and the GND.                     |
| 7,18 | NC   | No Connector. There should not connect ground or VIN to it. Leaving it float is OK.                   |
| 4,13 | VREF | Internal bias supply. Decouple with a 10uF ceramic capacitor as close to the pin as possible.         |
|      |      | Chip enable pin. If the EN pin is below 1V, the regulator is in the shutdown mode with all            |
| 6    |      | functions disabled. If the EN pin voltage is above 2.2V, the startup sequence begins. EN              |
| 0    | EN   | exceeds 2.2 V and flows through the external EN resistors to provide hysteresis. The EN pin           |
|      |      | should not be left floating.                                                                          |
|      | MODE | Switching mode selection pin. When MODE pin voltage is greater than 1.4 V, diode                      |
|      |      | emulation mode threshold, forced PWM mode is enabled, allowing current to flow in either              |
| 8    |      | direction through the high-side N-channel MOSFET switch. If the MODE pin is below 0.1V or             |
|      |      | grounded, the controller still operates in diode emulation mode, but the skip cycle comparator        |
|      |      | will not be triggered in normal operation, this enables pulse skipping operation at light load.       |
|      | RT   | The internal oscillator frequency is programmed by an external resistor between RT and the            |
| 9    |      | GND. The internal oscillator can be synchronized to an external clock by applying a positive          |
|      |      | pulse signal into this pin.                                                                           |
| 10   | SS   | Soft start pin. Connect a capacitor to this pin. The capacitor is charged with a constant             |
| 10   |      | current.                                                                                              |
| 5,11 | GND  | Power Ground pin.                                                                                     |
| 12   | LDR  | Pin for driving external N-Channel MOS which cooperates with external NMOS.                           |
| 14   | VOUT | This pin needs connection to output node.                                                             |
| 15   | LX   | Connect inductor between LX and VIN. Make these PCB trace lengths as short and wide as                |
| 15   |      | possible to reduce EMI and voltage overshoot.                                                         |
| 16   | HDR  | Pin for driving external N-Channel MOS which work as switch tube.                                     |
| 17   | BST  | Bootstrap pin to power the MOS driver. Connect a capacitor between this pin and LX pin.               |
| 19   | CS   | Connect to negative-side of current sense resistor as voltage detective pin cooperating with VIN pin. |
| 20   | VIN  | Voltage supply pin.                                                                                   |
|      |      |                                                                                                       |



LP6255

# **Typical Application Circuit**





# **Function Block Diagram**



# Absolute Maximum Ratings Note 1

| $\diamond$ | Input, CS to GND                                 | 0.3V to 33V  |
|------------|--------------------------------------------------|--------------|
| $\diamond$ | HDR, BST to GND                                  | 0.3V to 40V  |
| $\diamond$ | LX to GND                                        | 0.3V to 35V  |
| $\diamond$ | OUT to GND                                       | 0.3V to 33V  |
| $\diamond$ | Other Pin to GND                                 | 0.3V to 6V   |
| $\diamond$ | Maximum Junction Temperature                     | 150°C        |
| $\diamond$ | Operating Ambient Temperature Range              | 40°C to 85°C |
| $\diamond$ | Maximum Soldering Temperature (at leads, 10 sec) | 260°C        |

Note 1. Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

# **Thermal Information**

| ∻ | Maximum Power Dissipation (TQFN-20, PD,T <sub>A</sub> =25°C) | 1.2W     |
|---|--------------------------------------------------------------|----------|
| ∻ | Thermal Resistance (TQFN-20, J <sub>A</sub> )                | - 95°C/W |

# **ESD Susceptibility**

| $\diamond$ | HBM(Human Body Mode) | 2KV  |
|------------|----------------------|------|
| $\diamond$ | MM(Machine Mode)     | 200V |



### LP6255

# **Electrical Characteristics**

 $(V_{IN}=5V, V_{OUT}=12V, L=10uH, R1=123K, R_2=15K, R_T=400K, R_{SLP}=51K)$ 

| Parameter                                         | Condition                                  | Min         | Тур  | Max | Units |
|---------------------------------------------------|--------------------------------------------|-------------|------|-----|-------|
| Supply Voltage                                    |                                            | 2.5         |      | 30  | V     |
| Output Voltage Range                              |                                            | 2.8         |      | 30  | V     |
| VREF Voltage                                      |                                            | 4.5         | 5    | 5.2 | V     |
| Supply Current(Shutdown)                          | V <sub>EN</sub> =0V                        |             | 10   | 30  | μA    |
| Supply Current                                    | V <sub>FB</sub> =1V                        |             |      | 2.5 | mA    |
| Voltage for Input Current Limit(V <sub>CS</sub> ) | Cycle-by-cycle current limit<br>threshold  |             | 100  |     | mV    |
| Feedback Voltage                                  |                                            |             | 1.31 |     | V     |
| Feedback Input Current                            | V <sub>FB</sub> =1.3V                      |             |      | 100 | nA    |
| Switching Frequency                               | R <sub>T</sub> =400KΩ                      |             | 250  |     | KHz   |
| Maximum Duty Cycle                                |                                            | 80          | 90   | 95  | %     |
| LDR HIGH Voltage                                  | V <sub>IN</sub> =5V, V <sub>OUT</sub> =12V | i<br>上<br>i | 5    |     | V     |
| HDR HIGH Voltage                                  | V <sub>IN</sub> =5V, V <sub>OUT</sub> =12V |             | 17   |     | V     |
| EN Input Low Voltage                              |                                            |             |      | 1   | V     |
| EN Input High Voltage                             |                                            | 2.5         |      | 6   | V     |
| EN Input Bias Current                             | V <sub>EN</sub> =5V, I <sub>OUT</sub> =0A  |             | 100  |     | μA    |



# LP6255

# **Typical Operating Characteristics**



LP6255-02 Feb.-2014

www.lowpowersemi.com







# **Application Information**

The LP6255 wide input range synchronous boost controller features all of the functions necessary to implement a highly efficient synchronous boost regulator. The regulator control method is based upon peak current mode control. Peak current mode control provides inherent line feed-forward and ease of loop compensation. This highly integrated controller provides strong high-side and low-side N-channel MOSFET drivers. The switching frequency is user programmable up to 1MHz, by a single resistor connected to ground. The LP6255 contains an internal high voltage regulator that provides typical 5V the controller and N-channel MOSFET drivers. The input of the VIN regulator can be connected to a voltage source as high as 30V.

The control mode of high-side synchronous switch can be configured as either forced PWM (FPWM) or diode emulation mode. Fault protection features include cycle-by-cycle current limiting, hiccup mode over load protection, hiccup mode short circuit protection, thermal shutdown. Hiccup mode short circuit protection minimizes power dissipation during prolonged output short condition. The device is available in 20-pin QFN package featuring an exposed pad to aid in thermal dissipation.

### Setting the Output Voltage

Set the output voltage by selecting the resistive voltage divider ratio. The voltage divider drops the output voltage to the 1.31V feedback voltage. Use a 10K resistor for  $R_2$  of the voltage divider. Determine the high-side resistor  $R_1$  by the equation:

$$V_{OUT} = (R_1 / R_2 + 1) \times V_{FB}$$

#### **Oscillator and Clock Synchronization**

The LP6255 switching frequency is programmable by a single external resistor connected between the RT pin and the GND pin. The resistor should be located very close to the device and connected directly to the RT and GND pin. To set a desired switching frequency ( $f_{LX}$ ), the resistor value can be programmed as below.



#### **PWM Comparator**

The PWM comparator compares the sum of sensed inductor current and slope compensation ramp to the voltage at the COMP pin through a 1.2V internal COMP to PWM voltage drop and terminates the present cycle when the sum of sensed inductor current and slope compensation ramp is greater than  $V_{COMP}$ 

### HDR and LDR Drivers

The LP6255 contains two strong N-channel MOSFET gate drivers and a high-side level shifter to drive the external N-channel MOSFET switches. The high-side gate driver works in conjunction with an external bootstrap diode DBST, and bootstrap capacitor CBST. During the on-time of the low-side N-channel MOSFET driver, the LX pin voltage is approximately 0V and the CBST is charged from VIN through the DBST. A  $0.1\mu$ F or larger ceramic capacitor, connected with short traces between the BST and LX pin, is recommended.



The LDR and HDR outputs are controlled with an adaptive dead-time methodology which ensures that both outputs are never enabled at the same time. When the controller commands LDR to be enabled, the adaptive dead-time logic first disables HDR and waits for HDR-LX voltage to drop. LDR is then enabled after a small delay (HDR Fall to LDR Rise Delay). Similarly, the HDR turn-on is delayed until the LDR voltage has discharged. HDR is then enabled after a small delay (LDR Fall to HDR Rise Delay). This technique ensures adequate dead-time for any size N-channel MOSFET or parallel MOSFET configurations especially when V<sub>IN</sub> is supplied by a higher external voltage source. Use caution when adding series gate resistors, as this may decrease the effective dead-time.

Care should be exercised in selecting the N-channel MOSFET devices threshold voltage. During startup at low input voltages, the low-side N-channel MOSFET's gate plateau voltage should be sufficiently low to completely enhance the N-channel MOSFET device. If the low-side MOSFET drive voltage is lower than the low-side MOSFET gate plateau voltage during startup, the regulator may not start properly and it may operate at the maximum duty cycle in a high power dissipation state.

### Cycle-by-Cycle Current Limit

The LP6255 features a peak cycle-by-cycle current limit function. If the VIN to CS voltage exceeds the 100mV cycle-by-cycle current limit threshold, the current limit comparator immediately terminates the LDR output. For the case where the inductor current overshoots the desired limit, such as inductor saturation, the current limit comparator blocks LDR pulses until the current has decayed below the current limit threshold. Peak inductor current in current limit can be calculated as follows:

$$I_{PEAK} = \frac{100 \, mV}{R_s}$$

#### **Thermal Protection**

Internal thermal shutdown circuitry is provided to protect the controller in the event the maximum junction temperature is exceeded. When activated, typically at 150°C, the controller is forced into a low-power shutdown mode, disabling the output drivers, disconnection switch and the VIN regulator. This feature is designed to prevent overheating and destroying the device.



# **Packaging Information**





LP6255-02 Feb.-2014 Email: marketing@lowpowersemi.com www.lowpowersemi.com Page 10 of 10