# **<u>140mW Headphone Amplifier with Unity-gain Stable</u></u>**

### **General Description**

The LPA4809 is a dual audio power amplifier capable of delivering 140mW per channel of continuous average power into a 16 $\Omega$  load with 0.1 %(THD+N) from a 5V power supply. Boomer audio power amplifier was designed specifically to provide high quality output power with a minimal amount of external components. Since the LPA4809 does not require bootstrap capacitors or snubber networks, it is optimally suited for low-power portable systems. The unity-gain stable LPA4809 can be configured by external gain-setting resistors. The LPA4809 features an externally controlled, active-low, micro power consumption shutdown mode, as well as an internal thermal shutdown protection mechanism.

### **Features**

- THD+N at 1KHz at 140mW continuous average power into 16Ω 0.1%
- THD+N at 1KHz at 80mW continuous average power into 32Ω 0.1%
- Shutdown Current 0.4uA
- Active-low shutdown mode
- "Click and Pop" reduction circuitry
- Low shutdown current
- MSOP8 surface mount packaging
- No bootstrap capacitors required
- Unity-gain stable

# **Typical Application Circuit**



### **Order Information**



# **Applications**

- ♦ Headphone Amplifier
- Microphone Preamplifier
- Personal Computers
- ♦ PDA`s

# **Marking Information**

| Part No    | Marking                | Package |
|------------|------------------------|---------|
| LPA4809MSF | LPS<br>LPA4809M<br>XYZ | MSOP8   |

# Functional Pin Description

| Package Type | Pin Configurations                                                                                                                                                                                                                   |
|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MOSP-8       | $\begin{array}{c c} V_{OUT1} & 1 \\ \hline V_{IN1} & 2 \\ Bypass & 3 \\ GND & 4 \end{array} \qquad \qquad \begin{array}{c} 8 \\ \hline 7 \\ \hline V_{DD} \\ \hline V_{OUT2} \\ \hline 5 \\ \hline 5 \\ \hline SHUTDOWN \end{array}$ |

# **Pin Description**

| Pin No. | Pin Name          | DESCRIPTION                                                                   |  |
|---------|-------------------|-------------------------------------------------------------------------------|--|
| 1       | V <sub>OUT1</sub> | Output of channel 1.                                                          |  |
| 2       | V <sub>IN1</sub>  | Signal input of channel 1.                                                    |  |
| 3       | Bypass            | Bypass capacitor pin which increase chip performance.                         |  |
| 4       | GND               | Ground pin.                                                                   |  |
| 5       | SHUTDOWN          | The device enters in shutdown mode when a low voltage is applied on this pin. |  |
| 6       | V <sub>IN2</sub>  | Signal input of channel 2.                                                    |  |
| 7       | V <sub>OUT2</sub> | Output of channel 2.                                                          |  |
| 8       | V <sub>DD</sub>   | Supply voltage pin.                                                           |  |

# **Absolute Maximum Ratings**

| $\diamond$ | Supply Voltage, VDD    |                             | (        | ).3 V to 6V |
|------------|------------------------|-----------------------------|----------|-------------|
| $\diamond$ | Voltage at Any Input I | Pin                         | 0.3 V to | VDD +0.3    |
| $\diamond$ | Junction Temperature   | e, TJMAX                    |          | 150°C       |
| $\diamond$ | Storage Temperature    | Rang, Tstg                  | 65°C     | to 150°C    |
| $\diamond$ | ESD Susceptibility -   |                             |          | 3.5 kV      |
| $\diamond$ | ESD Machine model      |                             |          | 260°C       |
| $\diamond$ | Thermal Resistance     | θJA (SO) -                  |          | 170°C/W     |
|            |                        | $\theta_{JC}$ (SO) -        |          | 35°C/W      |
|            |                        | $\theta_{JA}$ (MSOP)        |          | -210°C/W    |
|            |                        | $\theta_{JC}$ (MSOP)        |          | 56°C/W      |
|            |                        | $\theta_{JA}$ (LLP) $\cdot$ |          | 117°C/W     |
|            |                        | $\theta_{JA}$ (LLP) $\cdot$ |          | 150°C/W     |
|            |                        | $\theta_{JC}$ (LLP)         |          | - 15°C/W    |
| Op         | erating Rating         | S                           |          |             |

| $\diamond$ | Supply Voltage Range           | <br>2.0V to 5.5V     |
|------------|--------------------------------|----------------------|
| ∻          | Temperature range TMIN≤TA≤TMAX | <br><b>≤TA≤ 85</b> ℃ |

### **Electrical Characteristics**

#### The following specifications apply for VDD=5V unless otherwise specified, limits apply to TA=25 ℃

| Symbol     | Devemoter                    | O an elitica e                                              | LPA4809 |      |      | l lmit |  |
|------------|------------------------------|-------------------------------------------------------------|---------|------|------|--------|--|
| Faranieter |                              | Conditions                                                  | Min.    | Тур. | Max. | Unit   |  |
| Vdd        | Supply Voltage               | VIN=0V                                                      | 2.0     | 5    | 5.5  | V      |  |
| ססן        | Supply Current               |                                                             |         |      | 5    | mA     |  |
| Isd        | Shutdown Current             | Vshutdown=GND                                               |         | 0.5  | 5    | uA     |  |
| Vos        | Output offset voltage        | VIN=0V                                                      |         | 4.0  | 50   | mV     |  |
| Po         | Output Power                 | THD+N=0.1%, f=1KHz, R∟=16Ω                                  |         | 140  |      | mW     |  |
| FU         |                              | THD+N=0.1%, f=1KHz, R∟=32Ω                                  | 70      | 80   |      |        |  |
| THD+N      | Total harmonic distortion    | Po=50mW, RL=32Ω,<br>f=20Hz to 20KHz                         |         | 0.3  |      | %      |  |
| Crosstalk  | Channel Separation           | R∟=32Ω; Po=70mW                                             |         | 70   |      | dB     |  |
| PSRR       | Power supply rejection ratio | Cв=1uF; VRIPPLE=200mV; f=1kHz;<br>Input terminated into 50Ω |         | 70   |      | dB     |  |
| Vsdih      | Shutdown voltage input high  |                                                             | 1.4     |      |      | V      |  |
| Vsdil      | Shutdown voltage input low   |                                                             |         |      | 0.4  | V      |  |

 LPA4809-01
 Sep.-2013
 Email: marketing@lowpowersemi.com
 www.lowpowersemi.com
 Page 3 of 10

| 0. mah al | Deservation                  | O an diffion a                                              | LPA4809 |      |      | 11   |  |
|-----------|------------------------------|-------------------------------------------------------------|---------|------|------|------|--|
| Symbol    | Parameter                    | Conditions                                                  | Min.    | Тур. | Max. | Unit |  |
| IDD       | Supply Current               | VIN=0V                                                      |         |      | 2.2  | mA   |  |
| ISD       | Shutdown Current             | Vshutdown=GND                                               |         |      | 1.8  | uA   |  |
| VOS       | Output offset voltage        | VIN=0V                                                      |         | 4.0  |      | mV   |  |
| De        | Outsut Device                | THD+N=0.1%, f=1KHz, R∟=16Ω                                  | 60      |      |      |      |  |
| Po        | Output Power                 | THD+N=0.1%, f=1KHz, R∟=32Ω                                  |         | 30   |      | mvv  |  |
| THD+N     | Total harmonic distortion    | Po=50mW, RL=32Ω,<br>f=20Hz to 20KHz                         |         | 0.4  |      | %    |  |
| Crosstalk | Channel Separation           | R∟=32Ω; Po=70mW                                             |         | 70   |      | dB   |  |
| PSRR      | Power supply rejection ratio | Cв=1uF; VRIPPLE=200mV; f=1kHz;<br>Input terminated into 50Ω |         | 70   |      | dB   |  |
| VSDIH     | Shutdown voltage input high  |                                                             | 1.4     |      |      | V    |  |
| VSDIL     | Shutdown voltage input low   |                                                             |         |      | 0.4  | V    |  |

### The following specifications apply for VDD=3.3V unless otherwise specified, limits apply to TA=25 $^\circ\!\!\!\mathrm{C}$

### The following specifications apply for VDD=2.6V unless otherwise specified, limits apply to TA=25 $^\circ$ C

| Querra ha a l | Demonster                    | O an dition o                                               | LPA4809 |      |      | 110:4 |  |
|---------------|------------------------------|-------------------------------------------------------------|---------|------|------|-------|--|
|               |                              | Conditions                                                  | Min.    | Тур. | Max. | Unit  |  |
| IDD           | Supply Current               | VIN=0V                                                      |         | 0.9  |      | mA    |  |
| ISD           | Shutdown Current             | Vshutdown=GND                                               |         | 0.2  |      | uA    |  |
| VOS           | Output offset voltage        | VIN=0V                                                      |         | 4.0  |      | mV    |  |
| De            | Output Power                 | THD+N=0.1%, f=1KHz, R∟=16Ω                                  |         | 20   |      | mW    |  |
| Po            |                              | THD+N=0.1%, f=1KHz, R∟=32Ω                                  |         | 16   |      |       |  |
| THD+N         | Total harmonic distortion    | Po=50mW, RL=32Ω,<br>f=20Hz to 20KHz                         |         | 0.6  |      | %     |  |
| Crosstalk     | Channel Separation           | R∟=32Ω; Po=70mW                                             |         | 70   |      | dB    |  |
| PSRR          | Power supply rejection ratio | Cв=1uF; VRIPPLE=200mV; f=1kHz;<br>Input terminated into 50Ω |         | 70   |      | dB    |  |
| VSDIH         | Shutdown voltage input high  |                                                             | 1.4     |      |      | V     |  |
| VSDIL         | Shutdown voltage input low   |                                                             |         |      | 0.4  | V     |  |

# **Typical Operating Characteristics**















Av VS. Frequency @  $R_L=16\Omega$ 







### **Application Information**

### Shutdown the Amplifier

By applying a logic low voltage to the SHUTDOWN pin, we can shutdown the chip. When active, the LPA4809's shutdown feature turns off the amplifier's bias circuitry, reducing the supply current. The low 0.5µA typical shutdown current is achieved by applying a voltage that is as near as GND as possible to the SHUTDOWN pin. There are a few ways to control the chip's shutdown. These include using a single-pole, single-throw switch, а microprocessor, or a microcontroller. When using a switch, connect an external 100k pull down resistor between the SHUTDOWN pin and GND. Connect the switch between the SHUTDOWN pin and VDD. Select normal amplifier operation by closing the switch. Opening the switch connects the SHUTDOWN pin to GND through the pull-down resistor, activating chip shutdown. The switch and resistor guarantee that the SHUTDOWN pin will not float. This prevents unwanted state changes. In a system with a microprocessor or a microcontroller, use a digital output to apply the control voltage to the SHUTDOWN pin. Driving the SHUTDOWN pin with active circuitry eliminates the pull-down resistor.

### **Power Dissipation**

Power dissipation is a major concern when using any power amplifier and must be thoroughly understood to ensure a successful design. Equation 1 states the maximum power dissipation point for a single-ended amplifier operating at a given supply voltage and driving a specified output load.

Since the LPA4809 has two operational amplifiers in one package, the maximum internal power dissipation point is twice that of the number which results from Equation 1. Even with the large internal power dissipation, the LPA4809 does not require sinking over a large range of ambient temperature. From Equation1, assuming a 5V power supply and a  $32\Omega$  load, the maximum power dissipation point is 40mW per amplifier. Thus the maximum package dissipation point is 80mW. The maximum power dissipation point obtained must not be greater than the power dissipation that results from Equation 2:

 $P_{DMAX} = (T_{JMAX} \cdot T_A) / \theta_{JA}$  ------2

For package MSOP8,  $\theta_{JA} = 210^{\circ}$ C/W.  $T_{JMAX} = 150^{\circ}$ C for the LPA4809. Depending on the ambient temperature,  $T_A$  of the system surroundings, Equation 2 can be used to find the maximum internal power dissipation supported by the IC packaging. If

the result of Equation 1 is greater than that of Equation 2, then either the supply voltage must be decreased, the load impedance increased or T<sub>A</sub> reduced. For the typical application of a 5V power supply with a 32 load, the maximum ambient temperature possible without violating the maximum junction temperature is approximately 133.2°C provided that device operation is around the maximum power dissipation point. Power dissipation is a function of output power and thus, if typical operation is not around the maximum power dissipation point, the ambient temperature may be increased accordingly. Refer to the Typical Performance Characteristics curves for power dissipation information for lower output powers.

### **Power Supply Bypassing**

As with any power amplifier, proper supply bypassing is critical for low noise performance and high power supply rejection. Applications that employ a 5V regulator typically use a 10µF in parallel with a 0.1µF filter capacitors to stabilize the regulator's output, reduce noise on the supply line, and improve the supply's transient response. However, their presence does not eliminate the need for a local 1.0µF tantalum bypass capacitance connected between the LPA4809's supply pins and ground. Keep the length of leads and traces that connect capacitors between the LPA4809's power supply pin and ground as short as possible. Connecting a 4.7µF capacitor, CB, between the BYPASS pin and ground improves the internal bias voltage's stability and improves the amplifier's PSRR. The PSRR improvements increase as the bypass pin capacitor value increases. A large value, however, increases the amplifier's turn-on time. The selection of bypass capacitor values, especially CB, depends on desired **PSRR** requirements, click and pop performance (as explained in the section, Selecting Proper External Components), system cost, and size constraints.

### Selecting Proper External Components

Optimizing the LPA4809's performance requires properly selecting external components. Though the LPA4809 operates well when using external components with wide tolerances, best performance is achieved by optimizing component values.

The LPA4809 is unity-gain stable, giving a designer maximum design flexibility. The gain should be set to no more than a given application requires. This allows the amplifier to achieve minimum THD+N and maximum signal-to-noise ratio. These parameters are compromised as the closed-loop gain increases. However, low gain demands input signals with



greater voltage swings to achieve maximum output power. Fortunately, many signal sources such as audio CODECs have outputs of 1VRMS (2.83VP-P). Please refer to the Audio Power Amplifier Design section for more information on selecting the proper gain.

#### Input and Output Capacitor Value Selection

Amplifying the lowest audio frequencies requires high value input and output coupling capacitors ( $C_1$ and  $C_0$  in Figure 1). A high value capacitor can be expensive and may compromise space efficiency in portable designs. In many cases, however, the speakers used in portable systems, whether internal or external, have little ability to reproduce signals below 150Hz. Applications using speakers with this limited frequency response reap little improvement by using high value input and output capacitors.

Besides affecting system cost and size, Ci has an effect on the LPA4809's click and pop performance. The magnitude of the pop is directly proportional to the input capacitor's size. Thus, pops can be minimized by selecting an input capacitor value that is no higher than necessary to meet the desired .3dB frequency. Please refer to the Optimizing Click and Pop Reduction Performance section for a more detailed discussion on click and pop performance. The input resistor, RI and the input capacitor, C<sub>1</sub>,

produce a 3dB high pass filter cutoff frequency that is found using Equation (3). In addition, the output load  $R_L$ , and the output capacitor  $C_0$ , produce a -3db high pass filter cutoff frequency defined by Equation (4).

| f3db=1/2πR.C.              | (3) |
|----------------------------|-----|
| $f = 2db = 1/2\pi D C$     |     |
| $10-30D - 1/211R_{L}C_{0}$ | 4   |

Also, careful consideration must be taken in selecting a certain type of capacitor to be used in the system. Different types of capacitors (tantalum, electrolytic, ceramic) have unique performance characteristics and may affect overall system performance.

### **Bypass Capacitor Value Selection**

Besides minimizing the input capacitor size, careful consideration should be paid to the value of CB, the capacitor connected to the BYPASS pin. Since CB determines how fast the LPA4809 settles to quiescent operation, its value is critical when minimizing turn-on pops. The slower the LPA4809's outputs ramp to their quiescent DC voltage (nominally 1/2 VDD), the smaller the turn-on pop. Choosing CB equal to  $4.7\mu$ F along with a small value of Ci (in the range of  $0.1\mu$ F to  $0.47\mu$ F), produces a click-less and pop-less shutdown function. As discussed above, choosing Ci no larger than necessary for the desired band with helps minimize clicks and pops.

**Preliminary Datasheet** 

LPA4809

# Optimizing Click and POP Reduction Performance

The LPA4809 contains circuitry that minimizes turn-on and shutdown transients or "clicks and pop". For this discussion, turn-on refers to either applying the power supply voltage or when the shutdown mode is deactivated. During turn-on, the LPA4809's internal amplifiers are configured as unity gain buffers. An internal current source charges up the capacitor on the BYPASS pin in a controlled, linear manner. The gain of the internal amplifiers remains unity until the voltage on the BYPASS pin reaches 1/2 VDD . As soon as the voltage on the BYPASS pin is stable, the device becomes fully operational. During device turn-on, a transient (pop) is created from a voltage difference between the input and output of the amplifier as the voltage on the BYPASS pin reaches 1/2 VDD. For this discussion, the input of the amplifier refers to the node between RI and C<sub>1</sub>. Ideally, the input and output track the voltage applied the BYPASS pin. to During turn-on, the buffer-configured amplifier output charges the input capacitor, C<sub>1</sub>, through the input resistor, RI. This input resistor delays the charging time of C<sub>1</sub> thereby causing the voltage difference between the input and output that results in a transient (pop). Higher value capacitors need more time to reach a quiescent DC voltage (usually 1/2 VDD) when charged with a fixed current. Decreasing the value of  $C_1$  and  $R_1$  will minimize turn-on pops at the expense of the desired -3dB frequency.

Although the BYPASS pin current cannot be modified, changing the size of CB alters the device's turn-on time and the magnitude of "clicks and pops". Increasing the value of CB reduces the magnitude of turn-on pops. However, this presents a tradeoff: as the size of CB increases, the turn-on time increases. In order eliminate "clicks and pops", all capacitors must be discharged before turn-on. Rapidly switching VDD may not allow the capacitors to fully discharge, which may cause "clicks and pops". In a single-ended configuration, the output is coupled to the load by C<sub>0</sub>. This capacitor usually has a high value. C<sub>0</sub> discharges through internal 20k resistors. Depending on the size of  $C_0$ , the discharge time constant can be relatively large. To reduce transients in single-ended mode, an external  $1k\Omega$ -5k resistor can be placed in parallel with the internal 20k resistor. The tradeoff for using this resistor is increased quiescent current.

### **Audio Power Amplifier Design**

Design a Dual 70mW/32. Audio Amplifier Given: Power Output: 70 mW Load Impedance: 32 Input Level: 1 Vrms (max) Input Impedance: 20k Bandwidth: 100 Hz–20 kHz ± 0.50dB **Preliminary Datasheet** 

The design begins by specifying the minimum supply voltage necessary to obtain the specified output power. One way to find the minimum supply voltage is to use the Output Power vs Supply Voltage curve in the Typical Performance Characteristics section. Another way, using Equation (5), is to calculate the peak output voltage necessary to achieve the desired output power for a given load impedance. To account for the amplifier's dropout voltage, two additional voltages, based on the Dropout Voltage vs Supply Voltage in the Typical Performance Characteristics curves, must be added to the result obtained by Equation (5). For a single-ended application, the result is Equation (6).

The Output Power vs Supply Voltage graph for a  $32\Omega$  load indicates a minimum supply voltage of 4.8V. This is easily met by the commonly used 5V supply voltage. The additional voltage creates the benefit of headroom, allowing the LPA4809 to produce peak output power in excess of 70mW without clipping or other audible distortion. The choice of supply voltage must also not create a situation that violates maximum power dissipation as explained above in the Power Dissipation section. Remember that the maximum power dissipation point from Equation (1) must be multiplied by two since there are two independent amplifiers inside the package. Once the power dissipation equations have been addressed, the required gain can be determined from Equation

Thus, a minimum gain of 1.497 allows the LPA4809 to reach full output swing and maintain low noise and THD+N performance. For this example, let AV=1.5. The amplifiers overall gain is set using the input (Ri ) and feedback (Rf ) resistors. With the desired input impedance set at  $20k\Omega$ , the feedback resistor is found using Equation (8).

The value of Rf is  $30k\Omega$ .

The last step in this design is setting the amplifier's 3db frequency bandwidth. To achieve the desired  $\pm 0.25$ dB pass band magnitude variation limit, the low frequency response must extend to at lease one fifth the lower bandwidth limit and the high frequency response must extend to at least five times the upper bandwidth limit. The gain variation for both response limits is 0.17dB, well within the  $\pm 0.25$ dB desired limit.

The results are

| fL = 100Hz/5 = 20Hz9  | ) |
|-----------------------|---|
| fH = 20kHz*5 = 100kHz | ) |

As stated in the External Components section, both Ri in conjunction with Ci, and Co with RL, create first order high-pass filters. Thus to obtain the desired low frequency response of 100Hz within  $\pm 0.5$ dB, both poles must be taken into consideration. The combination of two single order filters at the same frequency forms a second order response. This results in a signal which is down 0.34dB at five times away from the single order filter .3dB point. Thus, a frequency of 20Hz is used in the following equations to ensure that the response is better than 0.5dB down at 100Hz.

Ci≥1/(2π\*20k\*20Hz)=0.397μF ; use 0.39μF------11

Co≥1/( $2\pi$ \*32 \*20Hz)=249µF; use 330µF------(12) The high frequency pole is determined by the product of the desired high frequency pole, fH, and the closed-loop gain, AV. With a closed-loop gain of 1.5 and fH = 100kHz, the resulting GBWP = 150kHz which is much smaller than the LPA4809's GBWP of 900kHz. This figure displays that if a designer has a need to design an amplifier with a higher gain, the LPA4809 can still be used without running into bandwidth limitations.

### PCB Mounting Consideration with Exposed-PAD

The LPA4809's exposed-Dap (die attach paddle) package (LD) provides a low thermal resistance between the die and the PCB to which the part is mounted and soldered. This allows rapid heat transfer from the die to the surrounding PCB copper traces, ground plane, and surrounding air. The LD package should have its DAP soldered to a copper pad on the PCB. The DAP's PCB copper pad may be connected to a large plane of continuous unbroken copper. This plane forms a thermal mass, heat sink, and radiation area. However, since the LPA4809 is designed for headphone applications, connecting a copper plane to the DAP's PCB copper pad is not required. The LPA4809's Power Dissipation vs Output Power Curve in the Typical Performance Characteristics shows that the maximum power dissipated is just 45mW per amplifier with a 5V power supply and a  $32\Omega$  load. Further detailed and specific information concerning PCB lavout, fabrication, and mounting an LD (LLP) package is available from National Semiconductor's Package Engineering Group under application note AN1187.

# **Packaging Information**







| SYMBOLS | MILLIMETERS |      | INCHES |       |
|---------|-------------|------|--------|-------|
| STMDOLS | MIN.        | MAX. | MIN.   | MAX.  |
| A       | -           | 1.10 | -      | 0.043 |
| A1      | 0.00        | 0.15 | 0.000  | 0.006 |
| D       | 3.00        |      | 0.118  |       |
| E1      | 3.00        |      | 0.118  |       |
| E       | 4.70        | 5.10 | 0.185  | 0.201 |
| L       | 0.40        | 0.80 | 0.016  | 0.031 |
| b       | 0.22        | 0.38 | 0.008  | 0.015 |
| e       | 0.65        |      | 0.02   | 26    |